# SRAM Array Structures for Energy Efficiency Enhancement

Achiranshu Garg, Student Member, IEEE, and Tony Tae-Hyoung Kim, Member, IEEE

Abstract—Energy efficiency is a supreme design concern in many ultralow-power applications. In such applications, static random-access memory (SRAM) plays a significant role in energy consumption due to the high density for evermore increased computing power. This brief explores and analyzes SRAM array structures for energy efficiency improvement. In contrast to the traditional practices where SRAM arrays enclose more rows than columns, this work reveals that better SRAM energy efficiencies can be achieved with a wider SRAM array structure with fewer rows than columns particularly at low supply voltage. The analysis shows that the array structure optimization can improve the energy efficiency up to 38% (64 kbit) and 10% (8 kbit) for the same SRAM bit density and the same supply voltage.

Index Terms—Eight-transistor (8T) static random-access memory (SRAM), energy efficiency, minimum energy, SRAM.

#### I. INTRODUCTION

IGH ENERGY efficiency is a paramount design constraint in many ultralow-power applications such as portable electronic devices, wireless sensor nodes, and implantable biomedical devices [1]. In these applications, static random-access memory (SRAM) plays a key role in energy consumption due to the high cell density for computational power improvements. One of the most popular ways of obtaining minimum energy consumption is to lower supply voltage around or below the device threshold voltage [2]-[4]. However, lowering supply voltage generates various design issues. Degradation in cell stability, noise margin, on-current-to-off-current ratio, and strong sensitivity to process-voltage-temperature variations have to be carefully handled for reliable operation [3]. Designing of SRAM in this operation region has been observed to be more challenging due to additional design constraints compared to generic digital logic, and so, various circuit techniques have been published with successful hardware measurements [2], [3]. Decoupled SRAM cells have been popularly deployed for improving cell stability [3]. Write margin issues have been tackled through several techniques using positively or negatively boosted voltage, strengthening the write access transistors utilizing channel length modulation, and collapsed supply voltage [4]–[6].

Manuscript received December 19, 2012; accepted March 10, 2013. Date of publication April 26, 2013; date of current version June 12, 2013. This brief was recommended by Associate Editor M. Alioto.

The authors are with VIRTUS, School of Electrical and Electronics Engineering, Nanyang Technological University, Singapore 639798 (e-mail: achirans1@ntu.edu.sg; thkim@ntu.edu.sg).

Color versions of one or more of the figures in this brief are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2013.2258247

In addition to supply voltage, SRAM array structures also influence energy consumption. Evans and Franzon [7] conducted an investigation of the array structures for optimum energy consumption. In their work, the optimum SRAM array structures for minimized energy consumption were found to be nonsquare and had more rows than columns, while the optimum array structures for minimizing the memory access time were squarer than those for the minimum energy consumption. However, this work only focused on the high-performance region where the static energy from the leakage current is insignificant compared to the dynamic energy. At ultralow supply voltage, the static energy becomes comparable to the dynamic energy [4], which requires the optimal SRAM array structure to be revisited.

In this brief, we analyze SRAM array structures for energy efficiency enhancement for ultralow-power systems. A parameter-based modeling methodology is used employing a characterization model to capture timing and parasitics extracted from the cell layout. Commercial 65-nm low-power CMOS process technology is used for simulation. In Section II, we explain voltage scaling and its effects on SRAM and eight-transistor (8T)-SRAM subarray under consideration and SRAM energy modeling. In Section III, we analytically derive optimal SRAM array structures and analyze the effects of SRAM array structural change on energy consumption. Finally, Section IV summarizes and concludes this work.

## II. 8T-SRAM ARRAY STRUCTURE AND ENERGY ESTIMATION

In this section, we will discuss the effect of voltage scaling on SRAM, the structure of 8T SRAM, and the analytical modeling of different design parameters that play a key role in determining the total energy of SRAM. We selected 8T SRAM for our energy analysis, and the following section explains the reason behind this selection.

### A. Supply Voltage ( $V_{\rm DD}$ ) Scaling Effect on SRAM

Supply voltage is a critical parameter in minimizing the SRAM energy. SRAM for ultralow energy consumption has been explored for various recently emerging applications where performance can be mitigated for higher energy efficiency. Studies have demonstrated that subthreshold or near-threshold circuits achieve minimum energy consumption [3], [4]. Thus, SRAM design techniques for low operating voltage have been explored, generally following the traditional SRAM organizing practice of having more rows than columns [7]. Research works on optimal SRAM array structures for energy minimization have been rarely conducted. Considering the increased SRAM



Fig. 1. (a) Eight-kilobit SRAM subarray for energy analysis. Note that  $k \times j$  is 8 kbit. (b) Bitline structure of the SRAM subarray in (a). (c) Schematic of the conventional 8T SRAM cell used in this work.

density in ultralow-energy applications, it is highly necessary to revisit SRAM array structures for better energy efficiency, as CMOS technology development is advancing the scope of voltage scaling which is a simple and widely used technique for energy efficiency enhancement. Both the dynamic energy associated with the accessed wordline and bitline and the static leakage energy are strongly affected by the supply voltage [4]. In the supply voltage region where the dynamic energy is a dominant component, lowering supply voltage decreases the total SRAM energy. However, as the supply voltage comes around or below the threshold voltage, lowering supply voltage is not much effective in the energy minimization due to the increase in the static energy. This is caused by the exponentially increased delay. Consequently, the minimum energy point is found where the supply voltage is around the device threshold voltage.

However, designing six-transistor SRAM cells operating in this region faces various challenges, one of which is the cell stability during read operation. The separated read port in the 8T SRAM cell in Fig. 1(c) overcomes the stability-related limitations of 6T SRAM cells, which makes the 8T SRAM cell a promising candidate for such low voltage levels [8]–[12]. An 8T SRAM cell is used in the subarray for our simulations since it has been widely employed for ultralow-voltage operation [8], [9], [13], [14].

#### B. 8T-SRAM Subarray

An 8-kbit SRAM subarray structure for energy analysis is shown in Fig. 1(a). The number of rows (k) and that of columns (j) can be changed while their product remains constant. In high-performance applications, they have been mainly selected to meet the system performance requirement. However, in the SRAMs for ultralow-power applications, the array structures are limited by additional design parameter such as cell stability, read bitline sensing margin, and leakage current. A bitline structure employing the conventional 8T SRAM cell [Fig. 1(c)] and including related parameters in the wordlines and the bitlines is illustrated in Fig. 1(b).

### C. SRAM Energy Model

In this section, we will model the energy components in the SRAM subarray structure in Fig. 1. Using the parameters in Fig. 1(b), the read energy ( $E_{\rm total\_read}$ ) and the write energy ( $E_{\rm total\_write}$ ) of the SRAM subarray can be written as

$$E_{\text{total\_read}} = j \times k \times I_{l\_\text{cell}} \times t \times V_{\text{DD}} + \left(j \times C_{\text{RWL}} \times V_{\text{DD}}^2 + k \times 0.5 C_{\text{RBL}} \times V_{\text{DD}}^2\right)$$
(1)

$$E_{\text{total\_write}} = j \times k \times I_{l\_\text{cell}} \times t \times V_{\text{DD}} + (j \times C_{\text{WWL}} \times V_{\text{DD}}^2 + k \times C_{\text{WBL}} \times V_{\text{DD}}^2).$$
(2)

Here, k is the number of rows, j is the number of columns,  $I_{l}$  cell is the leakage current in an SRAM cell, t is the cycle time  $(T_{\rm cvc})$  of the SRAM,  $C_{\rm RWL}$  is the read wordline capacitance per cell,  $C_{\rm RBL}$  is the read bitline capacitance per cell,  $C_{\rm WWL}$ is the write wordline capacitance per cell,  $C_{\mathrm{WBL}}$  is the write bitline capacitance per cell, and  $V_{\rm DD}$  is the supply voltage. In the read energy equation, it is assumed that the probabilities of data "1" and those of data "0" are equal and are 0.5. The dynamic energy component is mainly determined by the wordline capacitance and the bitline capacitance, while the static energy component coming from the leakage current is determined by the memory density. The effects of the read and write operations on the leakage current of the accessed row and column are insignificant. Thus, they are neglected in the energy estimation.  $E_{\rm total\ read}$  and  $E_{\rm total\ write}$  can be merged into the total SRAM energy  $(E_{\text{total}})$  by including the probability of the read operation  $(P_r)$  and that of the write operation  $(P_w)$ , which is given by

$$E_{\text{total}} = j \times k \times I_{l\_\text{cell}} \times t \times V_{\text{DD}}$$

$$+ P_r \left( j \times C_{\text{RWL}} \times V_{\text{DD}}^2 + k \times 0.5 C_{\text{RBL}} \times V_{\text{DD}}^2 \right)$$

$$+ P_w \left( j \times C_{\text{WWL}} \times V_{\text{DD}}^2 + k \times C_{\text{WBL}} \times V_{\text{DD}}^2 \right).$$
(3)

As shown in (3), SRAM energy is a function of multiple variables such as supply voltage, capacitance, performance, temperature, workload, and organization. SRAM energy minimization has to be conducted while considering all the aforementioned components carefully.

### III. ANALYSIS OF SRAM ARRAY STRUCTURES FOR ENERGY EFFICIENCY IMPROVEMENT

A sample SRAM subarray, as shown in Fig. 1, is used for the analysis of minimum energy-driven SRAM array structure. An SRAM subarray with the density of 8 kbit is assumed while the number of rows (k) and that of columns (j) vary. Due to the fixed number of input/outputs, column multiplexing ratios are automatically generated once k and j are known. The clock cycle time  $(T_{\rm cyc})$  is assumed to be two times of the read delay  $(T_{\rm ltc})$  including bitline precharging operation. Since each SRAM array structure will generate a different clock cycle time, each generated clock will be used for energy estimation.

#### A. Effect of SRAM Array Structure on Energy

In this section, the energy components (i.e., static energy and dynamic energy) of the SRAM are explained for determining the significance of each component on the energy minimization.

At a given supply level, changing SRAM array structures can also affect the SRAM energy. As shown in (3), dynamic energy is changed by j and k, requiring careful selection of j and k. Minimum dynamic energy is achieved with an SRAM array structure with more rows than columns, which verifies the traditional guide in [7]. However, static energy described in (3) decreases compared to dynamic energy when performance improves. Static energy minimization can be obtained with an SRAM array structure with less number of rows than columns. The optimal structure for the static energy minimization is contradictory to the dynamic energy minimization. The next section analyzes SRAM array structure for minimum energy consumption incorporating all energy components.

## B. Analytical Derivation of Optimal SRAM Array Structures for Minimum Energy Consumption

The previous SRAM array structure guideline [7] for energy minimization is valid when the energy consumed by leakage current is negligible compared to the dynamic energy. In various recent ultralow-power applications using nanoscale CMOS technologies, energy from leakage has become much more significant. Considering this, it is strongly required to revisit SRAM array structure for many minimum-energy-driven low-voltage applications.

Assuming constant SRAM density (D), the total SRAM energy described in (3) can be rewritten as

$$E_{\text{total}} = D \times I_{l\_\text{cell}} \times t \times V_{\text{DD}}$$

$$+ P_r \left( j \times C_{\text{RWL}} \times V_{\text{DD}}^2 + \frac{D}{j} \times 0.5 C_{\text{RBL}} \times V_{\text{DD}}^2 \right)$$

$$+ P_w \left( j \times C_{\text{WWL}} \times V_{\text{DD}}^2 + \frac{D}{j} \times C_{\text{WBL}} \times V_{\text{DD}}^2 \right).$$
(1)

Here, SRAM array structure will determine j and t. When the supply voltage is high where the dynamic energy is dominant, the optimal SRAM array structure for minimum energy can be derived by taking the derivative of (4), which is given in the following:

$$\frac{\partial E_{\text{total}}}{\partial j} = P_r \left( C_{\text{RWL}} \times V_{\text{DD}}^2 - \frac{D}{j^2} \times 0.5 C_{\text{RBL}} \times V_{\text{DD}}^2 \right) + P_w \left( C_{\text{WWL}} \times V_{\text{DD}}^2 - \frac{D}{j^2} \times C_{\text{WBL}} \times V_{\text{DD}}^2 \right) = 0. \quad (5)$$

The optimal SRAM array structure obtained from (5) is given as

$$j = \sqrt{D} \times \sqrt{\frac{P_r \times 0.5 C_{\text{RBL}} + P_w \times C_{\text{WBL}}}{P_r \times C_{\text{RWL}} + P_w C_{\text{WWL}}}}.$$
 (6)

The second term in (6) represents how much the optimal SRAM array structure is deviated from the equal numbered rows and columns. In this work,  $C_{\rm RWL}$  and  $C_{\rm WWL}$  are larger than  $C_{\rm RBL}$  and  $C_{\rm WBL}$  because of the larger gate capacitance than the junction capacitance and the longer horizontal dimension than the vertical dimension. Accordingly, the optimal SRAM array structure from (6) has less number of columns (j) than that of rows (k). This corresponds with the results shown in [7].

Similarly, when the supply voltage is low enough to make the static energy component dominant, the optimal SRAM array structure for minimum energy can be rewritten as

$$\frac{\partial E_{\text{total}}}{\partial j} = \frac{\partial E_{\text{total}}}{\partial t} \frac{\partial t}{\partial j} = D \times I_{I\_\text{cell}} \times V_{\text{DD}} \frac{\partial t}{\partial j}. \tag{7}$$

Since the bitline discharging speed is the main performance limiting factor, the array structure with fewer rows than columns is to be selected for better energy efficiencies.

## C. Analysis of SRAM Array Structures for Energy Minimization

Fig. 2 demonstrates the energy of an 8-kbit SRAM subarray at four different supply levels sweeping the number of rows (k). Following the conventional guide [7], the minimum energy point is found at k=128 and j=64 (more rows than columns) at  $V_{\rm DD}=1.2$  and 1.0 V. This array structure indicates the minimum switching capacitance associated with the dynamic energy consumption. As  $V_{\rm DD}$  decreases, the number of rows for minimum energy also decreases for the energy-efficient array structure. This is particularly true when  $V_{\rm DD}$  is high and the dynamic energy is the prevailing component.

However, as  $V_{\rm DD}$  becomes closer to the level of the transistor threshold voltage, the changes in j and k for minimum energy become more prominent. As shown in Fig. 2(c) and (d), the minimum energy points are found at k=32 and j=256 at  $V_{\rm DD}=0.4$  V and at k=16 and j=512 at  $V_{\rm DD}=0.3$  V. Compared to the optimal SRAM array structures at  $V_{\rm DD}=1.0$  V, j and k have stronger influence on energy consumption. The increased sensitivity of the SRAM performance to array structure (due to increased portion of the static energy in the total SRAM energy) produces this phenomenon. As expected, lowering supply voltage transforms the SRAM array structure for minimum energy from a tall and thin structure to a short and



Fig. 2. Energy consumption of an 8-kbit SRAM subarray over various numbers of rows. Simulation results show that energy consumption is substantially affected by SRAM array structures. (a)  $V_{\rm DD}=1.2~{\rm V}$ , (b)  $V_{\rm DD}=1.0~{\rm V}$ , (c)  $V_{\rm DD}=0.4~{\rm V}$ , and (d)  $V_{\rm DD}=0.3~{\rm V}$ .



Fig. 3. Optimal numbers of rows versus supply voltage for energy-efficient array structure.

wide structure. The behavior can be explained by Fig. 2(c) and (d) where static energy plays an important role in deciding the total energy consumption in the SRAM. Also, Fig. 2(d) does not show results for array structures with rows >64 due to excessive leakage and bitline discharge failure. The simulation results shown here match the analytically derived results in Section III-B.

The optimal number of rows for minimum energy over different supply voltage levels is summarized in Fig. 3. For an array structure with a fixed density (8 kbit), the optimal number of rows for minimum energy consumption is 128 at higher supply voltages (>0.7 V), which is larger than the number of columns (= 64). On the other hand, the optimal number of rows decreases at lower supply voltages (0.3–0.7 V). For the SRAM array of 64 kbit (8 kbit  $\times$  8 bank architecture) where only one bank is enabled at a given time, the optimal number of rows reduces from 128 to 32. This is due to the substantial increase in the leakage energy compared to the dynamic energy in the SRAM array.

In addition, Fig. 4 depicts the percentage change in the total SRAM energy for the array structures using optimum rows and more rows than columns (taller array structure) for a fixed-



Fig. 4. Percentage change in the energy using optimal rows over 128 rows.

density SRAM. Optimum rows are the number of rows corresponding to the array structures showing minimum total energy at different supply voltages, as shown in Fig. 3. Simulation results demonstrate that the energy reduction up to 10% can be achieved using the optimal number of rows in the 8-kbit array structure operating at 0.4 V. The energy reduction is further enhanced when leakage energy becomes more significant. In the 64-kbit (8 kbit × 8 banks) SRAM array, the optimal number of rows can improve the energy efficiency up to 38% at 0.4 V when compared with the array with 128 rows. It can be inferred that, in larger SRAMs where majority of the arrays are not activated, wider array structures are more beneficial in terms of energy efficiency.

# D. Impact of Device Variations on SRAM Array Structures for Energy Minimization

The adoption of minimum or near-minimum devices aggravates the device current deviation along with various design parameters, including energy consumption. In this section, we



Fig. 5. Statistical distribution of total energy at  $V_{\rm DD}=0.4~{\rm V}.$ 



Fig. 6. Statistical distribution of total energy at  $V_{\rm DD} = 0.6 \text{ V}$ .



Fig. 7. Statistical distribution of total energy at  $V_{\rm DD}=1.2~{\rm V}.$ 

investigate the impact of device variations on the minimumenergy-driven SRAM array structures. We performed statistical simulation with 1000 sample runs for 8-kbit SRAM. Figs. 5–7 illustrate the statistical distribution of the SRAM total energy at the supply voltages of 0.4, 0.6, and 1.2 V, respectively, using the 8-kbit SRAM. To verify the effectiveness of the proposed idea, various array structures are evaluated. The numbers of rows explained in Fig. 3 are used as the optimal array structures to be compared to other array structure voltages (e.g., 32 rows at 0.4 V and 64 rows at 0.6 V). Simulation results reveal that wider array structures provide higher energy efficiencies at low supply voltage (Figs. 5 and 6), which corresponds to the results in Figs. 2 and 3. At the same time, the proposed optimal structures produce the lowest sigma values at 0.4 and 0.6 V. Note that read failures occurred at 0.4 V when 512 rows are used. At  $V_{\rm DD} = 1.2$  V (Fig. 7), the optimal structure shows the smallest mean energy value. However, the energy variation of the structure is not the smallest. Smaller energy variations can be obtained by lowering the number of cells per bitline beyond the optimal value, which will result in higher mean energy, as illustrated by the red graph in Fig. 7.

#### IV. CONCLUSION

Energy of various 8T-SRAM array structures over different supply levels has been analyzed. While tall array structures generate higher energy efficiency at nominal supply voltage, short and wide array structures show better energy efficiency at low-voltage operation. This change is mainly driven by the increased portion of SRAM leakage in nanoscale CMOS technology at low voltage. In this work, we have mathematically derived array structures for minimum energy consumption and verified the model with simulation. In simulation, the energy efficiency improvement of up to 10% for 8 kbit and 38% for 64 kbit was achieved by just optimizing the array structure. In addition, statistical analysis reveals that the proposed wider array structures at low voltage have less variation in energy compared to the traditional tall array structures. This result can be easily applied to energy-efficiency-driven SRAM design.

#### REFERENCES

- [1] C. H. Kim, H. Soeleman, and K. Roy, "Ultra-low-power DLMS adaptive filter for hearing aid applications," *IEEE Trans. Very Large Scale Integr.* (VLSI) Syst., vol. 11, no. 6, pp. 1058–1067, Dec. 2003.
- [2] S. Cserveny, L. Sumanen, J. M. Masgonty, and C. Piguet, "Locally switched and limited source-body bias and other leakage reduction techniques for a low-power embedded SRAM," *IEEE Trans. Circuits Syst. II*, *Exp. Briefs*, vol. 52, no. 10, pp. 636–640, Oct. 2005.
- [3] B. H. Calhoun and A. Chandrakasan, "A 256kB subthreshold SRAM using 65nm CMOS," in *Proc. Int. Solid-State Circuits Conf.*, Feb. 2006, pp. 2592–2601.
- [4] B. H. Calhoun and A. P. Chandrakasan, "A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation," *IEEE J. Solid-State Circuits*, vol. 42, no. 3, pp. 680–688, Mar. 2007.
- [5] M. Yamaoka, N. Maeda, Y. Shinozaki, Y. Shimazaki, K. Nii, S. Shimada, K. Yanagisawa, and T. Kawahara, "90-nm process-variation adaptive embedded SRAM modules with power-line-floating write technique," *IEEE J. Solid-State Circuits*, vol. 41, no. 3, pp. 705–711, Mar. 2006.
- [6] T. H. Kim, J. Liu, J. Keane, and C. H. Kim, "A 0.2 V, 480 kb subthreshold SRAM with 1 k cells per bitline for ultra-low-voltage computing," *IEEE J. Solid-State Circuits*, vol. 43, no. 2, pp. 518–529, Feb. 2008.
- [7] R. J. Evans and P. D. Franzon, "Energy consumption modeling and optimization for SRAM's," *IEEE J. Solid-State Circuits*, vol. 30, no. 5, pp. 571–579, May 1995.
- [8] L. Chang, R. K. Montoye, Y. Nakamura, K. A. Batson, R. J. Eickemeyer, R. H. Dennard, W. Haensch, and D. Jamsek, "An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches," *IEEE J. Solid-State Circuits*, vol. 43, no. 4, pp. 956–963, Apr. 2008.
- [9] V. Joshi, R. Kanj, and V. Ramadurai, "A novel column-decoupled 8T cell for low-power differential and domino-based SRAM design," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 19, no. 5, pp. 869–882, May 2011.
- [10] B. Zhai, L. Nazhandali, J. Olson, A. Reeves, M. Minuth, R. Helfand, S. Pant, D. Blaauw, and T. Austin, "A 2.60pJ/Inst subthreshold sensor processor for optimal energy efficiency," in *VLSI Symp. Tech. Dig.*, 2006, pp. 154–155.
- [11] A. Wang and A. Chandrakasan, "A 180-mV subthreshold FFT processor using a minimum energy design methodology," *IEEE J. Solid-State Cir*cuits, vol. 40, no. 1, pp. 310–319, Jan. 2005.
- [12] A. T. Do, J. Y. S. Low, J. Y. L. Low, Z. H. Kong, X. Tan, and K. S. Yeo, "An 8T differential SRAM with improved noise margin for bit-interleaving in 65 nm CMOS," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 6, pp. 1252–1263, Jun. 2011.
- [13]  $\overline{N}$ . Verma and A. P. Chandrakasan, "A 65nm 8T sub-V $_{t}$  SRAM employing sense-amplifier redundancy," in *Proc. IEEE ISSCC Dig. Tech. Papers*, Feb. 11–15, 2007, pp. 328–606.
- [14] T. H. Kim, J. Liu, J. Keane, and C. H. Kim, "A high-density subthreshold SRAM with data-independent bitline leakage and virtual ground replica scheme," in *Proc. IEEE ISSCC Dig. Tech. Papers*, Feb. 11–15, 2007, pp. 330–606.